Reikia daugiau?
Kiekis | |
---|---|
1+ | 10,430 € |
10+ | 7,400 € |
25+ | 6,740 € |
50+ | 6,220 € |
100+ | 5,690 € |
250+ | 5,370 € |
Informacija apie produktą
Produktų apžvalga
The MC100EPT21DTG is a 3.3V Differential LVPECL/LVDS/CML to LVTTL/LVCMOS Translator ideal for applications which requires the translation of a clock or data signal. Because LVPECL (positive ECL), LVDS and positive CML input levels and LVTTL/LVCMOS output levels are used, only 3.3V and ground are required. The VBB output allows this EPT21 to be cap coupled in either single-ended or differential input mode. When single-ended cap coupled, VBB output is tied to the D input and D is driven for a non-inverting buffer or VBB output is tied to the D input and D is driven for an inverting buffer. When cap coupled differentially, VBB output is connected through a resistor to each input pin. If used, the VBB pin should be bypassed to VCC via a 0.01F capacitor. For a single-ended direct connection use an external voltage reference source such as a resistor divider. Do not use VBB for a single-ended direct connection or port to another device.
- LVPECL/LVDS/CML Inputs
- LVTTL/LVCMOS Outputs
- 24mA TTL outputs
- Contains temperature compensation
- <gt/>275MHz Typical maximum frequency
Pritaikymas
Clock & Timing
Techniniai duomenys
2Inputs
1.4ns
TSSOP
3V
-40°C
Level Translator
-
No SVHC (27-Jun-2024)
24mA
8Pins
TSSOP
3.6V
85°C
-
MSL 3 - 168 hours
Techniniai duomenys (1)
Alternatyvos MC100EPT21DTG
Rasta produktų: 1
Teisinė ir aplinkosaugos informacija
Šalis, kurioje paskutinį kartą gamintojo atliktas stambus gamybos procesasKilmės šalis:Malaysia
Šalis, kurioje paskutinį kartą gamintojo atliktas stambus gamybos procesas
„RoHS“
„RoHS“
Gaminio atitikties sertifikatas